# HI-5680 # 12-Bit Low Cost Monolithic **Digital-to-Analog Converter** #### Features - DAC 80 ALTERNATE SOURCE - MONOLITHIC CONSTRUCTION (SINGLE CHIP) - FAST SETTLING - GUARANTEED MONOTONIC 0°C to 75°C - WAFER LASER TRIMMED - APPLICATIONS RESISTORS ON-CHIP - ON-BOARD REFERENCE - DIELECTRIC ISOLATION (DI) PROCESSING - ±12V POWER SUPPLY OPERATION ## Applications - HIGH SPEED A/D CONVERTERS - PRECISION INSTRUMENTATION - CRT DISPLAY GENERATION #### Description The HI-5680 is a monolithic, direct replacement for the popular DAC80-CBI, DAC80Z-CBI, and DAC85C-CBI, incorporating the best features of each. Single chip construction, along with several design innovations, make the HI-5680 the optimum choice for low cost, high reliability applications. Harris' unique Dielectric Isolation(DI) processing reduces internal parasitics, resulting in fast switching times and minimum glitch. On-board span resistors are provided for good tracking over temperature, and are laser trimmed to high accuracy. These may be used with the on-board op-amp (voltage output models: HI-5680V), or with a user supplied external amplifier (HI-5680I). Internally, the HI-5680 eliminates code dependent ground currents by routing current from the positive supply to the internal ground node, as determined by an auxiliary R-2R ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21. The HI-5680 is available in both current and voltage output models which are guaranteed over the OOC to +750C temperature range. All models include a buried zener reference featuring low temperature coefficient. In addition, the voltage output models include an on-board output amplifier. Both versions operate with a +5V logic supply and a ±VS in the range of ±(11.4V to 16.5V). #### **Pinouts** 6 - 33 # Functional Diagram Voltage Output HI-5680 V # Functional Diagram Current Output HI-5680 I D-TO-A CONVERTERS # Specifications HI-5680 Absolute Maximum Ratings (Note 1) **Power Supply Inputs** +20V -V<sub>s</sub> -20V Junction Temperature 175°C +VLOGIC +20V Operating Temperature Range HI-5680I/V-5 0°C to +75°C Reference Input (pin 16) +Vs Output drain 2.5mA Digital Inputs Bits 1 to 12 Storage Temperature Range -65°C to +150°C -1V to +12V # **Electrical Specifications** (TA = +25°C, VS = ± 15V, VLOGIC = +5V, Pin 16 connected to Pin 24 unless otherwise specified.) | | CONDITIONS | H1-5680 | | | | |--------------------------------------------------|------------------------------------|-------------|------------------|---------------|-----------------| | PARAMETER | | MIN | TYP | MAX | UNITS | | DIGITAL INPUT (3) | | | | • | | | Resolution | | | | 12 | Bits | | Logic Levels<br>Logic "1" | TTL Compatible<br>at +1 µA | +2 | | +5.5 | Volts | | Logic "O" | at -100 μA | 0 | | +0.8 | Volts | | ACCURACY (3) | | | | | | | Linearity Error | 0°C to +75°C | | ±1/4 | <u>+</u> ½ | LSB | | Differential Lin. Error | 0°C to +75°C | | ±½ | ±3/4 | LSB | | Gain Error (2) Offset Error (2) | | | ±0.1<br>±.05 | ±0.3<br>±0.15 | %FSR (4<br>%FSR | | Manotonicity | 0°C to +75°C | | Guaranteed | | | | DRIFT (3) | 0°C ta +75°C | | | | | | Total Bipolar Drift | - 5.00 - 70 0 | | | | | | (Includes gain, offset<br>and linearity drifts.) | | | | +20 | ppm/°C | | Total Error | 0°C to +75°C | | | _ | ' | | Unipolar (Note 6)<br>Bipolar (Note 6) | | | ± 0.08<br>± 0.06 | ±0.15<br>±.1 | %FSR<br>%FSR | | Gain | Including internal | | | _ | | | | reference<br>Exclusive of internal | | ±15 | <u>+</u> 30 | ppm/oC | | | reference | | <u>±</u> 5 | <u>+</u> 7 | ppm/oC | | Unipolar Offset<br>Bipolar Offset | | | ±1<br>+5 | ±3<br>±10 | ppm/°C | | CONVERSION SPEED (3) | | | | | рршучс | | | | | | | | | Voltage Models<br>Settling time (3) | to ±0.01% of FSR for | | | | | | • | FSR Change | | | | | | With 10kΩ Feedback<br>With 5kΩ Feedback | | | 3 1.5 | | μs<br>μs | | For 1 LSB change | | | 1.5 | | μs | | Slew Rate | | 10 | 15 | | V/μs | | Current Models Settling time (3) | to ±0.01% of FSR for | | | | 1 | | J | FSR Change | | | | | | 10 to 100 $\Omega$ load 1k $\Omega$ load | - | | 300<br>1000 | | ns | | 1.1.02 /000 | | | 1000 | | ns | | ANALOG OUTPUT | | | | | | | Voltage Models Output current | | <u>.</u> ±5 | | | mA | | Output Resistance | | | .05 | | Ω | | Short Circuit Duration | to common | | continuous | | | # Specifications HI-5680 | | | | HI-5680X | | | |-------------------------------------------------------------------------------------|------------|-------------------------|-------------------|-------------------------|-------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | ANALOG OUTPUT<br>Current Models<br>Output Current | | | | | | | Unipolar<br>Bipolar<br>Output Resistance | | -1.6<br>± 0.8 | 2<br><u>+</u> 1 | -2.4<br>± 1.2 | mA<br>mA | | Unipolar<br>Bipolar<br>Compliance Limit (3) | | -2.5 | 2.0<br>2.0 | +10 | kΩ<br>kΩ<br>V | | • | | ~2,5 | | +10 | V | | INTERNAL REFERENCE Output Voltage Output Impedance External Current Tempco of Drift | | +6.174 | +6.3<br>1.5<br>20 | +6.426<br>+2.5 | V<br>Ω<br>mA<br>ppm/o | | POWER SUPPLY<br>SENSITIVITY (3)<br>+15V supply<br>-15V supply<br>+5V supply | | | | .002<br>.002<br>.002 | %FSF<br>∆V <sub>s</sub> | | POWER SUPPLY REQUIREMENTS (5) Range +15V -15V +5V | | +11.4<br>-11.4<br>+ 4.5 | +15<br>-15<br>+ 5 | +16.5<br>-16.5<br>+16.5 | v<br>v | | Current<br>+15V<br>-15V<br>+5V | | 4.0 | 8<br>-12<br>4.5 | 11<br>-20<br>8 | mA<br>mA<br>mA | ### NOTES: - Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied. - 2. Adjustable to zero using external potentiometers. - 3. See definitions. - 4. FSR is "Full Scale Range" and is 20V for $\pm$ 10V range, 10V for $\pm$ 5V range, etc., or 2mA ( $\pm$ 20%) for current output. - 5. The HI-5680 will operate with supply voltages as low as $\pm$ 11.4V. It is recommended that output voltage range –10V to +10V not be used if the supply voltages are less than $\pm$ 12V. - 6. With gain and offset errors adjusted to zero at 25°C. #### Die Characteristics Transistor Count Die Size: Thermal Constants; $- heta_{ extsf{ja}}$ $\theta_{ic}$ Tie Substrate to: Process: 259 210 x 125 mils 49°C/W 12ºC/W Ground Bipolar - D! ## **Definitions of Specifications** #### **DIGITAL INPUTS** The HI-568D accepts digital input codes in complementary binary, complementary offset binary, and complementary two's complement binary. | | ANALOG OUTPUT | | | | |-------------------------------------------------|------------------------------------------------------------|------------------------------------------------|----------------------------------------------|--| | DIGITAL<br>INPUT | Complementary<br>Binary | Complementary<br>Offset<br>Binary | Complementary<br>Two's<br>Complement * | | | MSB LSB<br>000000<br>100000<br>111111<br>011111 | + Full Scale<br>Mid Scale -1 LSB<br>Zero<br>+12 Full Scale | + Fuil Scale<br>-1 LSB<br>- Full Scale<br>Zero | -LSB<br>+ Full Scale<br>Zero<br>- Full Scale | | <sup>\*</sup> Invert MSB with external inverter to obtain CTC Coding #### SETTLING TIME That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10V or bipolar full scale step, to be measured from 50% of the input digital transition, and a window of $\pm \frac{1}{2}$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low. #### DRIFT GAIN DRIFT — The change in full scale analog output over the specified temperature range expressed in parts per million of full scale per $^{\circ}$ C (ppm of FSR/°C). Gain error is measured with respect to +25°C at high ( $T_H$ ) and low ( $T_L$ ) temperatures. Gain drift is calculated for both high ( $T_H$ -25°C) and low ranges (+25°C- $T_L$ ) by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift. OFFSET DRIFT — The change in analog output with all bits OFF over the specified temperature range expressed in parts per miltion of full scale range per °C (ppm of FSR/°C). Offset error is measured with respect to +25°C at high (TH) and low (TL) temperatures. Offset Drift is calculated for both high (TH $-25^{\circ}$ C) and low (+25°C $-T_L$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift. #### **ACCURACY** INTEGRAL NONLINEARITY — The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes D0...D and 11...1). DIFFERENTIAL NONLINEARITY — The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity. MONOTONICITY — The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code. #### POWER SUPPLY SENSITIVITY Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in -15V, or +15V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/%). #### COMPLIANCE Compliance Voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance Limit implies functional operation only and makes no claims to accuracy. #### GLITCH A glitch on the output of a D/A converter is a transient spike resulting from inequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011...1 to 100...0 or vice versa. For example, if turn ON is greater than turn OFF for 011...1 to 100...0, an intermediate state of 000...0 exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Measured as one half the product of duration and amplitude.) #### DECOUPLING AND GROUNDING For best accuracy and high frequency performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the HI-5680 (preferrably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection. FIGURE 1 #### NALOG GROUND #### REFERENCE SUPPLY An internal 6.3Volt reference is provided on board all HI-5680 models. This voltage (pin 24) is accurate to ±2% and must be connected to the reference input (pin 16) for specified operation. This reference may be used externally, provided current drain is limited to 2.5mA. An external buffer amplifier is recommended if this reference is to be used to drive other system components. Otherwise, variations in the load driven by the reference will result in gain variations of the HI-5680. All gain adjustments should be made under constant load conditions. #### **VOLTAGE OUTPUT HI-5680V** FIGURE 2 #### RANGE CONNECTIONS | | | CONNECT | | | |----------|------------|-----------|-----------|-----------| | | RANGE | PIN<br>15 | PIN<br>17 | PIN<br>19 | | Unipolar | 0 to +5V | 18 | N.C. | 20 | | | 0 to + 10V | 18 | N.C. | N.C. | | Bipolar | ±2,5V | 18 | 20 | 20 | | | ±5V | 18 | 20 | N.C. | | | ±10V | 19 | 20 | 15 | #### **CURRENT OUTPUT HI-5680I** $^\dagger R_B$ should equal the DAC's output resistance, which is 2K $\Omega$ // $R_FEEDBACK$ . #### EXTERNAL AMPLIFIER CONNECTIONS To use the HI-5680I with an external amplifier, connect as follows: | RANGE | PIN 17 | PIN 18 | PIN 19 | PIN 20 | |-----------|--------|--------|--------|--------| | | to | to | to | to | | 0 to +10V | N.C. | B | 18* | 19* | | 0 to +5V | | B | 15 | N.C. | | ±10V | 15 | N.C. | В | N.C. | | ±5V | 15 | В | 18* | 19* | | †2.5V | 15 | В | 15 | N.C | <sup>\*</sup>these connections help reduce stray capacitance in the feedback loop #### GAIN AND OFFSET CALIBRATION (Applies to Figure 2 and 3,) #### UNIPOLAR CALIBRATION Step 1: Offset Turn all bits OFF (11...1) Adjust R2 for zero volts out Step 2: Gain Turn all bits ON (00...0) Adjust R<sub>1</sub> for FS-1LSB That Is: 4.9988 for 0 to +5V range 9.9976 for 0 to +10V range #### **BIPOLAR CALIBRATION** Step 1: Offset Turn all bits OFF (11...1) Adjust R<sub>2</sub> for Negative FS That Is: -10V for $\pm 10V$ range -5V for $\pm 5V$ range -2.5V for $\pm 2.5$ range Step 2: Gain Turn all bits ON (00...0) Adjust R<sub>1</sub> for positive FS-1LSB That Is: +9.9951V for ±10V range +4.9976V for ±5V range +2.4988V for ±2.5V range This Bipolar procedure adjusts the output range end points. The maximum error at zero (half scale) will not exceed the Linearity error. See the "Accuracy" specifications.