# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and Onsemi. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# **Hex Type D Flip-Flop**

The MC14174B hex type D flip-flop is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Data on the D inputs which meets the setup time requirements is transferred to the Q outputs on the positive edge of the clock pulse. All six flip-flops share common clock and reset inputs. The reset is active low, and independent of the clock.

#### **Features**

- Static Operation
- All Inputs and Outputs Buffered
- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range
- Functional Equivalent to TTL 74174
- These Devices are Pb-Free and are RoHS Compliant
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### MAXIMUM RATINGS (Voltages Referenced to VSS)

| Parameter                                         | Symbol                             | Value                            | Unit |  |  |
|---------------------------------------------------|------------------------------------|----------------------------------|------|--|--|
| DC Supply Voltage Range                           | V <sub>DD</sub>                    | -0.5 to +18.0                    | V    |  |  |
| Input or Output Voltage Range (DC or Transient)   | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+ 0.5 | V    |  |  |
| Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub> | ±10                              | mA   |  |  |
| Power Dissipation, per Package (Note 1)           | P <sub>D</sub>                     | 500                              | mW   |  |  |
| Ambient Temperature Range                         | T <sub>A</sub>                     | -55 to +125                      | °C   |  |  |
| Storage Temperature Range                         |                                    | -65 to +150                      | °C   |  |  |
| Lead Temperature (8–Second Soldering)             |                                    | 260                              | °C   |  |  |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



http://onsemi.com

#### MARKING DIAGRAMS



PDIP-16 P SUFFIX CASE 648 

SOIC-16 D SUFFIX CASE 751B A = Assembly Location

WL = Wafer Lot YY, Y = Year WW = Work Week G = Pb-Free Package

#### ORDERING INFORMATION

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| MC14174BCPG   | PDIP-16<br>(Pb-Free) | 500 Units/Rail        |
| MC14174BDR2G  | SOIC-16<br>(Pb-Free) | 2500/Tape & Reel      |
| NLV14174BDR2G | SOIC-16<br>(Pb-Free) | 2500/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Pin Assignment



Figure 2. Block Diagram

# **TRUTH TABLE (Positive Logic)**

| Inputs |      |       | Output |              |
|--------|------|-------|--------|--------------|
| Clock  | Data | Reset | Q      |              |
|        | 0    | 1     | 0      |              |
|        | 1    | 1     | 1      | No           |
| _      | X    | 1     | Q      | No<br>Change |
| X      | X    | 0     | 0      | Change       |

X = Don't Care



Figure 3. Timing Diagram



Figure 4. Functional Block Diagram

# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                            |                       |                        | - 5                           | 5°C                  |                               | 25°C                                            |                      | 125                               | 5°C                  |      |
|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                             | Symbol                | V <sub>DD</sub><br>Vdc | Min                           | Max                  | Min                           | Typ<br>(Note 2)                                 | Max                  | Min                               | Max                  | Unit |
| $V_{in} = V_{DD}$ or 0                                                                                                                     | _evel V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | Vdc  |
| "1"<br>V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                              | _evel V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | 5.0<br>10<br>15                                 | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | Vdc  |
| (V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)                               | _evel V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 2.25<br>4.50<br>6.75                            | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$       | _evel V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11              | -<br>-<br>-          | 3.5<br>7.0<br>11              | 2.75<br>5.50<br>8.25                            | -<br>-<br>-          | 3.5<br>7.0<br>11                  | -<br>-<br>-          | Vdc  |
| (V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc)                                                 | ource I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>-          | -2.4<br>-0.51<br>-1.3<br>-3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              | -<br>-<br>-          | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                               | Sink I <sub>OL</sub>  | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2            | -<br>-<br>-          | 0.51<br>1.3<br>3.4            | 0.88<br>2.25<br>8.8                             | -<br>-<br>-          | 0.36<br>0.9<br>2.4                | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                              | I <sub>in</sub>       | 15                     | -                             | ± 0.1                | -                             | ±0.00001                                        | ± 0.1                | -                                 | ± 1.0                | μAdc |
| Input Capacitance, (V <sub>in</sub> = 0)                                                                                                   | C <sub>in</sub>       | _                      | -                             | -                    | -                             | 5.0                                             | 7.5                  | _                                 | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                         | I <sub>DD</sub>       | 5.0<br>10<br>15        |                               | 5.0<br>10<br>20      | -<br>-<br>-                   | 0.005<br>0.010<br>0.015                         | 5.0<br>10<br>20      | -<br>-<br>-                       | 150<br>300<br>600    | μAdc |
| Total Supply Current (Note 3,<br>(Dynamic plus Quiescent,<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all outputs,<br>buffers switching) |                       | 5.0<br>10<br>15        |                               |                      | $I_T = (2$                    | 1.1 μΑ/kHz) f<br>2.3 μΑ/kHz) f<br>3.7 μΑ/kHz) f | + I <sub>DD</sub>    |                                   |                      | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> – 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.003.

# SWITCHING CHARACTERISTICS (Note 5) (CL = 50 pF, $T_A$ = 25°C)

|                                                                                                                                                                                                                                              |                                     |                        | All Types        |                   |                   |      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|------------------|-------------------|-------------------|------|
| Characteristic                                                                                                                                                                                                                               | Symbol                              | V <sub>DD</sub><br>Vdc | Min              | Typ<br>(Note 6)   | Max               | Unit |
| Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.35 \text{ ns/pF}) \text{ C}_L + 32 \text{ ns} \\ t_{TLH}, t_{THL} = (0.6 \text{ ns/pF}) \text{ C}_L + 20 \text{ ns} \\ t_{TLH}, t_{THL} = (0.4 \text{ ns/pF}) \text{ C}_L + 20 \text{ ns} $ | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-      | 100<br>50<br>40   | 200<br>100<br>80  | ns   |
| Propagation Delay Time — Clock to Q $t_{PLH}$ , $t_{PHL}$ = (0.9 ns/pF) $C_L$ + 165 ns $t_{PLH}$ , $t_{PHL}$ = (0.36 ns/pF) $C_L$ + 64 ns $t_{PLH}$ , $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 52 ns                                                 | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15        | -<br>-<br>-      | 210<br>85<br>65   | 400<br>160<br>120 | ns   |
| Propagation Delay Time — Reset to Q $t_{PHL}$ = (0.9 ns/pF) $C_L$ + 205 ns $t_{PHL}$ = (0.36 ns/pF) $C_L$ + 79 ns $t_{PHL}$ = (0.26 ns/pF) $C_L$ + 62 ns                                                                                     | <sup>‡</sup> PHL                    | 5.0<br>10<br>15        | -<br>-<br>-      | 250<br>100<br>75  | 500<br>200<br>150 | ns   |
| Clock Pulse Width                                                                                                                                                                                                                            | t <sub>WH</sub>                     | 5.0<br>10<br>15        | 150<br>90<br>70  | 75<br>45<br>35    |                   | ns   |
| Reset Pulse Width                                                                                                                                                                                                                            | t <sub>WL</sub>                     | 5.0<br>10<br>15        | 200<br>100<br>80 | 100<br>50<br>40   | -<br>-<br>-       | ns   |
| Clock Pulse Frequency                                                                                                                                                                                                                        | f <sub>cl</sub>                     | 5.0<br>10<br>15        | -<br>-<br>-      | 7.0<br>12<br>15.5 | 2.0<br>5.0<br>6.5 | mHz  |
| Clock Pulse Rise and Fall Time                                                                                                                                                                                                               | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>-      | -<br>-<br>-       | 15<br>5.0<br>4.0  | μs   |
| Data Setup Time                                                                                                                                                                                                                              | t <sub>su</sub>                     | 5.0<br>10<br>15        | 40<br>20<br>15   | 20<br>10<br>0     | -<br>-<br>-       | ns   |
| Data Hold Time                                                                                                                                                                                                                               | t <sub>h</sub>                      | 5.0<br>10<br>15        | 80<br>40<br>30   | 40<br>20<br>15    | -<br>-<br>-       | ns   |
| Reset Removal Time                                                                                                                                                                                                                           | t <sub>rem</sub>                    | 5.0<br>10<br>15        | 250<br>100<br>80 | 125<br>50<br>40   | -<br>-<br>-       | ns   |

<sup>5.</sup> The formulas given are for the typical characteristics only at 25°C.
6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

#### PACKAGE DIMENSIONS

SOIC-16 CASE 751B-05 ISSUE K



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHAIL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

# **SOLDERING FOOTPRINT**



#### PACKAGE DIMENSIONS

PDIP-16 CASE 648-08 **ISSUE T** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- DIMENSION B DOES NOT INCLUDE MOLD FLASH.
- ROUNDED CORNERS OPTIONAL

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| М   | 0°    | 10 °  | 0 °      | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, one registered trademarks of semiconductor components industries, Ltd (scrittle). Scittle owns the rights to a number of patients, trademarks, ocopyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative