# **Hex Schmitt Trigger**

The MC14584B Hex Schmitt Trigger is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. These devices find primary use where low power dissipation and/or high noise immunity is desired. The MC14584B may be used in place of the MC14069UB hex inverter for enhanced noise immunity to "square up" slowly changing waveforms.

#### **Features**

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load over the Rated Temperature Range
- Double Diode Protection on All Inputs
- Can Be Used to Replace MC14069UB
- For Greater Hysteresis, Use MC14106B which is Pin-for-Pin Replacement for CD40106B and MM74Cl4
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                            | Value                         | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage Range                              | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range<br>(DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)              | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8-Second Soldering)             | 260                           | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Temperature Derating:

"D/DT" Packages: – 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



http://onsemi.com





SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G





SOEIAJ-14 F SUFFIX CASE 965



A = Assembly Location

WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or • = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### 14 D V<sub>DD</sub> 13 IN 6 OUT 1 IN 2 🛚 3 12 DUT 6 OUT 2 4 11 | IN 5 IN 3 🛛 5 10 OUT 5

9 | IN 4 8 DOUT 4

OUT 3 [ 6

V<sub>SS</sub> [ 7

**PIN ASSIGNMENT** 

### **LOGIC DIAGRAM**



# **EQIVALENT CIRCUIT SCHEMATIC**

(1/6 OF CIRCUIT SHOWN)



#### **ORDERING INFORMATION**

| Device          | Package   | Shipping <sup>†</sup> |
|-----------------|-----------|-----------------------|
| MC14584BDG      |           | 55 Units / Rail       |
| NLV14584BDG*    | SOIC-14   | 55 Units / Rail       |
| MC14584BDR2G    | (Pb-Free) | 2500 / Tape & Reel    |
| NLV14584BDR2G*  |           | 2500 / Tape & Reel    |
| MC14584BDTR2G   | TSSOP-14  | 2500 / Tape & Reel    |
| NLV14584BDTR2G* | (Pb-Free) | 2500 / Tape & Reel    |
| MC14584BFG      | SOEIAJ-14 | 50 Units / Rail       |
| MC14584BFELG    | (Pb-Free) | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP

Capable.

# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                         |                               | V <sub>DD</sub>              | - 5                                    | 5°C                                     |                                        | 25° C                                           |                                         | 125                               | 5°C                                     |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------|----------------------------------------|-----------------------------------------|----------------------------------------|-------------------------------------------------|-----------------------------------------|-----------------------------------|-----------------------------------------|------|
| Characteristic                                                                                                                                          | Symbol                        | Vdc                          | Min                                    | Max                                     | Min                                    | Typ <sup>(2)</sup>                              | Max                                     | Min                               | Max                                     | Unit |
| Output Voltage "0" Level Vin = VDD                                                                                                                      | V <sub>OL</sub>               | 5.0<br>10<br>15              | -<br>-<br>-                            | 0.05<br>0.05<br>0.05                    | -<br>-<br>-                            | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05                    | -<br>-<br>-                       | 0.05<br>0.05<br>0.05                    | Vdc  |
| V <sub>in</sub> = 0 "1" Level                                                                                                                           | V <sub>OH</sub>               | 5.0<br>10<br>15              | 4.95<br>9.95<br>14.95                  | -<br>-<br>-                             | 4.95<br>9.95<br>14.95                  | 5.0<br>10<br>15                                 | -<br>-<br>-                             | 4.95<br>9.95<br>14.95             | -<br>-<br>-                             | Vdc  |
|                                                                                                                                                         | Гон                           | 5.0<br>5.0<br>10<br>15       | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2      |                                         | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4      | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              | -<br>-<br>-                             | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | -<br>-<br>-                             | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$ Sink $(V_{OL} = 0.5 \text{ Vdc})$ $(V_{OL} = 1.5 \text{ Vdc})$                                                             | l <sub>OL</sub>               | 5.0<br>10<br>15              | 0.64<br>1.6<br>4.2                     |                                         | 0.51<br>1.3<br>3.4                     | 0.88<br>2.25<br>8.8                             |                                         | 0.36<br>0.9<br>2.4                | -<br>-<br>-                             | mAdc |
| Input Current                                                                                                                                           | I <sub>in</sub>               | 15                           | -                                      | ±0.1                                    | -                                      | ±0.00001                                        | ±0.1                                    | -                                 | ±1.0                                    | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                                 | C <sub>in</sub>               | -                            | -                                      | -                                       | -                                      | 5.0                                             | 7.5                                     | -                                 | -                                       | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                      | I <sub>DD</sub>               | 5.0<br>10<br>15              | -<br>-<br>-                            | 0.25<br>0.5<br>1.0                      | -<br>-<br>-                            | 0.0005<br>0.0010<br>0.0015                      | 0.25<br>0.5<br>1.0                      | -<br>-<br>-                       | 7.5<br>15<br>30                         | μAdc |
| Total Supply Current <sup>(3)</sup> <sup>(4)</sup> (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | lτ                            | 5.0<br>10<br>15              |                                        |                                         | $I_T = (3$                             | I.8 μΑ/kHz) f<br>3.6 μΑ/kHz) f<br>5.4 μΑ/kHz) f | + I <sub>DD</sub>                       |                                   |                                         | μAdc |
| Hysteresis Voltage                                                                                                                                      | V <sub>H</sub> <sup>(5)</sup> | 5.0<br>10<br>15              | 0.27<br>0.36<br>0.77                   | 1.0<br>1.3<br>1.7                       | 0.25<br>0.3<br>0.6                     | 0.6<br>0.7<br>1.1                               | 1.0<br>1.2<br>1.5                       | 0.21<br>0.25<br>0.50              | 1.0<br>1.2<br>1.4                       | Vdc  |
| Threshold Voltage Positive-Going  Negative-Going                                                                                                        | V <sub>T+</sub>               | 5.0<br>10<br>15<br>5.0<br>10 | 1.9<br>3.4<br>5.2<br>1.6<br>3.0<br>4.5 | 3.5<br>7.0<br>10.6<br>3.3<br>6.7<br>9.7 | 1.8<br>3.3<br>5.2<br>1.6<br>3.0<br>4.6 | 2.7<br>5.3<br>8.0<br>2.1<br>4.6<br>6.9          | 3.4<br>6.9<br>10.5<br>3.2<br>6.7<br>9.8 | 1.7<br>3.2<br>5.2<br>1.5<br>3.0   | 3.4<br>6.9<br>10.5<br>3.2<br>6.7<br>9.9 | Vdc  |

<sup>2.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.001.

5.  $V_H = V_{T+} - V_{T-}$  (But maximum variation of  $V_H$  is specified as less than  $V_{T+max} - V_{T-min}$ ).

# **SWITCHING CHARACTERISTICS** ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic         | Symbol                              | V <sub>DD</sub><br>Vdc | Min         | Typ <sup>(6)</sup> | Max              | Unit |
|------------------------|-------------------------------------|------------------------|-------------|--------------------|------------------|------|
| Output Rise Time       | t <sub>TLH</sub>                    | 5.0<br>10<br>15        | -<br>-<br>- | 100<br>50<br>40    | 200<br>100<br>80 | ns   |
| Output Fall Time       | t <sub>THL</sub>                    | 5.0<br>10<br>15        | -<br>-<br>- | 100<br>50<br>40    | 200<br>100<br>80 | ns   |
| Propagation Delay Time | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15        | -<br>-<br>- | 125<br>50<br>40    | 250<br>100<br>80 | ns   |

6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

<sup>3.</sup> The formulas given are for the typical characteristics only at 25°C.4. To calculate total supply current at loads other than 50 pF:





Figure 1. Switching Time Test Circuit and Waveforms



(a) Schmitt Triggers will square up inputs with slow rise and fall times.

(b) A Schmitt trigger offers maximum noise immunity in gate applications.

Figure 2. Typical Schmitt Trigger Applications



Figure 3. Typical Transfer Characteristics

# **PACKAGE DIMENSIONS**

#### SOIC-14 NB CASE 751A-03 ISSUE K



е





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION & DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE PROTRUSION
  SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.

  5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.

|     | MILLIN | IETERS   | INCHES |       |  |
|-----|--------|----------|--------|-------|--|
| DIM | MIN    | MAX      | MIN    | MAX   |  |
| Α   | 1.35   | 1.75     | 0.054  | 0.068 |  |
| A1  | 0.10   | 0.25     | 0.004  | 0.010 |  |
| А3  | 0.19   | 0.25     | 0.008  | 0.010 |  |
| b   | 0.35   | 0.49     | 0.014  | 0.019 |  |
| D   | 8.55   | 8.75     | 0.337  | 0.344 |  |
| Е   | 3.80   | 4.00     | 0.150  | 0.157 |  |
| е   | 1.27   | 1.27 BSC |        | BSC   |  |
| Н   | 5.80   | 6.20     | 0.228  | 0.244 |  |
| h   | 0.25   | 0.50     | 0.010  | 0.019 |  |
| L   | 0.40   | 1.25     | 0.016  | 0.049 |  |
| М   | 0 °    | 7°       | 0 °    | 7 °   |  |

# **SOLDERING FOOTPRINT\***

C SEATING PLANE



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### TSSOP-14 CASE 948G ISSUE B



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ANSI Y14.5M, 1982.
    2. CONTROLLING DIMENSION: MILLIMETER.
    3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  - FLASH, PROTRUSIONS OR GATE BURRS.
    MOLD FLASH OR GATE BURRS SHALL NOT
    EXCEED 0.15 (0.006) PER SIDE.

    4. DIMENSION B DOES NOT INCLUDE
    INTERLEAD FLASH OR PROTRUSION.
    INTERLEAD FLASH OR PROTRUSION SHALL
    NOT EXCEED 0.25 (0.010) PER SIDE.

    5. DIMENSION K DOES NOT INCLUDE
    DAMBAR PROTRUSION. ALLOWABLE
    DAMBAR PROTRUSION SHALL BE 0.08
  - DAMBAR PROTRUSION. ALLOWABLE
    DAMBAR PROTRUSION SHALL BE 0.08
    (0.003) TOTAL IN EXCESS OF THE K
    DIMENSION AT MAXIMUM MATERIAL
    CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR
    REFERENCE ONLY.
    7. DIMENSION A AND B ARE TO BE
    DETERMINED AT DATUM PLANE -W-.

|     | MILLIN   | IETERS | INCHES    |       |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| ဂ   |          | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65     | BSC    | 0.026 BSC |       |  |
| Н   | 0.50     | 0.60   | 0.020     | 0.024 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC |        | 0.252     | BSC   |  |
| М   | 0 °      | 8 °    | 0°        | 8 °   |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### SOEIAJ-14 CASE 965 ISSUE B



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M, 1982.
- 114-391, 1962.

  CONTROLLING DIMENSION: MILLIMETER.

  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH
- MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT
- 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIN | IETERS | INCHES    |       |  |
|----------------|--------|--------|-----------|-------|--|
| DIM            | MIN    | MAX    | MIN       | MAX   |  |
| Α              |        | 2.05   |           | 0.081 |  |
| A <sub>1</sub> | 0.05   | 0.20   | 0.002     | 0.008 |  |
| b              | 0.35   | 0.50   | 0.014     | 0.020 |  |
| С              | 0.10   | 0.20   | 0.004     | 0.008 |  |
| D              | 9.90   | 10.50  | 0.390     | 0.413 |  |
| Ε              | 5.10   | 5.45   | 0.201     | 0.215 |  |
| е              | 1.27   | BSC    | 0.050 BSC |       |  |
| HE             | 7.40   | 8.20   | 0.291     | 0.323 |  |
| L              | 0.50   | 0.85   | 0.020     | 0.033 |  |
| LE             | 1.10   | 1.50   | 0.043     | 0.059 |  |
| M              | 0 °    | 10°    | 0°        | 10°   |  |
| $Q_1$          | 0.70   | 0.90   | 0.028     | 0.035 |  |
| Z              |        | 1.42   |           | 0.056 |  |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative