Data sheet acquired from Harris Semiconductor SCHS085E – Revised September 2003 # CMOS Programmable Timer High Voltage Types (20V Rating) #### Features - Low Symmetrical Output Resistance, Typically 100 $\Omega$ at $V_{DD}$ = 15V - Built-In Low-Power RC Oscillator - Oscillator Frequency Range..... DC to 100kHz - External Clock (Applied to Pin 3) can be Used Instead of Oscillator - Operates as 2<sup>N</sup> Frequency Divider or as a Single-Transition Timer - Q/Q Select Provides Output Logic Level Flexibility - AUTO or MASTER RESET Disables Oscillator During Reset to Reduce Power Dissipation - . Operates With Very Slow Clock Rise and Fall Times - Capable of Driving Six Low Power TTL Loads, Three Low-Power Schottky Loads, or Six HTL Loads Over the Rated Temperature Range - Symmetrical Output Characteristics - 100% Tested for Quiescent Current at 20V - . 5V, 10V, and 15V Parametric Ratings - Meets All Requirements of JEDEC Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" ### Description CD4541B programmable timer consists of a 16-stage binary counter, an oscillator that is controlled by external R-C components (2 resistors and a capacitor), an automatic power-on reset circuit, and output control logic. The counter increments on positive-edge clock transitions and can also be reset via the MASTER RESET input. #### **Pinout** CD4541B (CERDIP, PDIP, SOIC, SOP, TSSOP) The output from this timer is the Q or $\overline{Q}$ output from the 8th, 10th, 13th, or 16th counter stage. The desired stage is chosen using time-select inputs A and B (see Frequency Select Table). The output is available in either of two modes selectable via the MODE input, pin 10 (see Truth Table). When this MODE input is a logic "1", the output will be a continuous square wave having a frequency equal to the oscillator frequency divided by $2^N$ . With the MODE input set to logic "0" and after a MASTER RESET is initiated, the output (assuming Q output has been selected) changes from a low to a high state after $2^{N-1}$ counts and remains in that state until another MASTER RESET pulse is applied or the MODE input is set to a logic "1". Timing is initialized by setting the AUTO RESET input (pin 5) to logic "0" and turning power on. If pin 5 is set to logic "1", the AUTO RESET circuit is disabled and counting will not start until after a positive MASTER RESET pulse is applied and returns to a low level. The AUTO RESET consumes an appreciable amount of power and should not be used if low-power operation is desired. For reliable automatic power-on reset, VDD should be greater than 5V. The RC oscillator, shown in Figure 2, oscillates with a frequency determined by the RC network and is calculated using: $$f = \frac{1}{2.3~R_{TC}C_{TC}} \qquad \begin{array}{ll} \text{Where f is between 1kHz} \\ \text{and 100kHz} \\ \text{and } R_S \geq 10 \text{k}\Omega \text{ and } \approx 2R_{TC} \end{array}$$ ### **Ordering Information** | PART NUMBER | TEMP. RANGE<br>( <sup>O</sup> C) | PACKAGE | |-------------|----------------------------------|--------------| | CD4541BF3A | -55 to 125 | 14 Ld CERDIP | | CD4541BE | -55 to 125 | 14 Ld PDIP | | CD4541BM | -55 to 125 | 14 Ld SOIC | | CD4541BMT | -55 to 125 | 14 Ld SOIC | | CD4541BM96 | -55 to 125 | 14 Ld SOIC | | CD4541BNSR | -55 to 125 | 14 Ld SOP | | CD4541BPW | -55 to 125 | 14 Ld TSSOP | | CD4541BPWR | -55 to 125 | 14 Ld TSSOP | NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250. ## FREQUENCY SELECTION TABLE | A | В | NO. OF<br>STAGES N | COUNT 2 <sup>N</sup> | |---|---|--------------------|----------------------| | 0 | 0 | 13 | 8192 | | 0 | 1 | 10 | 1024 | | 1 | 0 | 8 | 256 | | 1 | 1 | 16 | 65536 | **TRUTH TABLE** | | STA | ATE | |-----|-----------------------------------------|-------------------------------------------------------------| | PIN | 0 | 1 | | 5 | Auto Reset On | Auto Reset Disable | | 6 | Master Reset Off | Master Reset On | | 9 | Output Initially Low After<br>Reset (Q) | Output Initially High After Reset $(\overline{\mathbf{Q}})$ | | 10 | Single Transition Mode | Recycle Mode | FIGURE 2. RC OSCILLATOR CIRCUIT #### **Absolute Maximum Ratings** #### #### **Operating Conditions** Temperature Range $T_A \cdot \cdot \cdot \cdot -55^{\circ}C$ to $125^{\circ}C$ Supply Voltage Range For T<sub>A</sub> = Full Package Temperature Range . . . . . 3V (Min), 18V (Typ) #### **Thermal Information** | DDID no also no | |--------------------------------------------------------------------| | PDIP package | | SOIC package | | SOP package76°C/W | | TSSOP package113°C/W | | Maximum Junction Temperature (Plastic Package) 150°C | | Maximum Storage Temperature Range (T <sub>STG</sub> )65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | | At Distance 1/16in ± 1/32in (1.59mm ±0.79mm) | | from case for 10s Maximum | | (SOIC - Lead Tips Only) | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. The package thermal impedance is calculated in accordance with JESD 51-7. #### **Electrical Specifications** | | co | ONDITION | s | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |-----------------------------------------------------|-----------------------|------------------------|------------------------|---------------------------------------|-------|-------|-------|-------|------|------|-------| | | ,, | ., | ٠, | | | | | | 25 | | | | PARAMETER | V <sub>O</sub><br>(V) | V <sub>IN</sub><br>(V) | V <sub>DD</sub><br>(V) | -55 | -40 | 85 | 125 | MIN | TYP | мах | UNITS | | Quiescent Device | - | 0, 5 | 5 | 5 | 5 | 150 | 150 | - | 0.04 | 5 | μΑ | | Current,<br>(Note 2) I <sub>DD</sub> (Max) | - | 0, 10 | 10 | 10 | 10 | 300 | 300 | - | 0.04 | 10 | μΑ | | | - | 0, 15 | 15 | 20 | 20 | 600 | 600 | - | 0.04 | 20 | μΑ | | | - | 0, 20 | 20 | 100 | 100 | 3000 | 3000 | - | 0.08 | 100 | μΑ | | Output Low (Sink) | 0.4 | 0, 5 | 5 | 1.9 | 1.85 | 1.26 | 1.08 | 1.55 | 3.1 | - | mA | | Current I <sub>OL</sub> (Min) | 0.5 | 0, 10 | 10 | 5 | 4.8 | 3.3 | 2.8 | 4 | 8 | - | mA | | | 1.5 | 0, 15 | 15 | 12.6 | 12 | 8.4 | 7.2 | 10 | 20 | - | mA | | Output High (Source) | 4.6 | 0, 5 | 5 | -1.9 | -1.85 | -1.26 | -1.08 | -1.55 | -3.1 | - | mA | | Current, I <sub>OH</sub> (Min) | 2.5 | 0, 5 | 5 | -6.2 | -6 | -4.1 | -3 | -5 | -10 | - | mA | | | 9.5 | 0, 10 | 10 | -5 | -4.8 | -3.3 | -2.8 | -4 | -8 | - | mA | | | 13.5 | 0, 15 | 15 | -12.6 | -12 | -8.4 | -7.2 | -10 | -20 | - | mA | | Output Voltage:<br>Low-Level, V <sub>OL</sub> (Max) | - | 0, 5 | 5 | - | | 0.05 | | , | 0 | 0.05 | ٧ | | Low-Level, VOL (Max) | - | 0, 10 | 10 | - | | 0.05 | | 1 | 0 | 0.05 | V | | | - | 0, 15 | 15 | - | | 0.05 | | 1 | 0 | 0.05 | ٧ | | Output Voltage: | - | 0, 5 | 5 | - | | 4.95 | | 4.95 | 5 | - | V | | High-Level, V <sub>OH</sub> (Min) | - | 0, 10 | 10 | - | | 9.95 | | 9.95 | 10 | - | V | | | - | 0, 15 | 15 | - | | 14.95 | | 14.95 | 15 | - | ٧ | | Input Low Voltage, | 0.5, 4.5 | - | 5 | - | | 1.5 | | - | - | 1.5 | ٧ | | V <sub>IL</sub> (Max) | 1, 9 | 1 | 10 | - | | 3 | | 1 | - | 3 | ٧ | | | 1.5, 13.5 | - | 15 | - | | 4 | | - | - | 4 | ٧ | ### CD4541B ### **Electrical Specifications (Continued)** | | CC | CONDITIONS LIMITS AT INDICATED TEM | | | | | | PERATUI | | | | |--------------------------------------|-----------------------|------------------------------------|------------------------|------|------|-----|-----|---------|-------------------|------|-------| | | V- | V | V | | | | | | 25 | | | | PARAMETER | V <sub>O</sub><br>(V) | V <sub>IN</sub><br>(V) | V <sub>DD</sub><br>(V) | -55 | -40 | 85 | 125 | MIN | TYP | MAX | UNITS | | Input High Voltage, | 0.5, 4.5 | - | 5 | - | | 3.5 | | 3.5 | - | - | V | | V <sub>IH</sub> (Min) | 1, 9 | - | 10 | - | | 7 | | 7 | - | - | V | | | 1.5, 13.5 | - | 15 | - | | 11 | | 11 | - | - | V | | Input Current, I <sub>IN</sub> (Max) | - | 0, 18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μΑ | #### NOTE: 2. With AUTO RESET enabled, additional current drain at 25°C is: $7\mu A$ (Typ), $200\mu A$ (Max) at 5V; $30\mu A$ (Typ), $350\mu A$ (Max) at 10V; $80\mu A$ (Typ), $500\mu A$ (Max) at 15V ## $\textbf{Dynamic Electrical Specifications} \quad \text{T}_{A} = 25^{o}\text{C, Input } t_{r}, \, t_{f} = 20 \text{ns, C}_{L} = 50 \text{pF, R}_{L} = 200 \text{k}\Omega$ | PARAMETER | SYMBOL | V <sub>DD</sub> (V) | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------------------------------------------|---------------------|-----|-----------|------|-------| | Propagation Delay Times | (2 <sup>8</sup> ) t <sub>PHL</sub> , t <sub>PLH</sub> | 5 | - | 3.5 | 10.5 | μs | | Clock to Q | | 10 | - | 1.25 | 3.8 | μs | | | | 15 | - | 0.9 | 2.9 | μs | | | (2 <sup>16</sup> ) t <sub>PHL</sub> , t <sub>PLH</sub> | 5 | - | 6.0 | 18 | μs | | | | 10 | - | 3.5 | 10 | μs | | | | 15 | - | 2.5 | 7.5 | μs | | Transition Time | t <sub>THL</sub> | 5 | - | 100 | 200 | ns | | | | 10 | - | 50 | 100 | ns | | | | 15 | - | 40 | 80 | ns | | | t <sub>THL</sub> | 5 | - | 180 | 360 | ns | | | | 10 | - | 90 | 180 | ns | | | | 15 | - | 65 | 130 | ns | | MASTER RESET, CLOCK | | 5 | 900 | 300 | - | ns | | Pulse Width | | 10 | 300 | 100 | - | ns | | | | 15 | 225 | 85 | - | ns | | Maximum Clock Pulse Input | fCL | 5 | - | 1.5 | - | MHz | | Frequency | | 10 | - | 4 | - | MHz | | | | 15 | - | 6 | - | MHz | | Maximum Clock Pulse Input<br>Rise or Fall time | t <sub>r</sub> , t <sub>f</sub> | 5, 10, 15 | | Unlimited | | μs | ### Digital Timer Application A positive pulse on MASTER RESET resets the counters and latch. The output goes high and remains high until the number of pulses, selected by A and B, are counted. This circuit is retriggerable and is as accurate as the input frequency. If additional accuracy is desired, an external clock can be used on pin 3. A setup time equal to the width of the one-shot output is required immediately following initial power up, during which time the output will be high. FIGURE 3. DIGITAL TIMER APPLICATION CIRCUIT ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|--------------------|--------------|----------------------|---------| | CD4541BE | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU SN | N / A for Pkg Type | -55 to 125 | CD4541BE | Samples | | CD4541BEE4 | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD4541BE | Samples | | CD4541BF | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS &<br>Non-Green | SNPB | N / A for Pkg Type | -55 to 125 | CD4541BF | Samples | | CD4541BF3A | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS &<br>Non-Green | SNPB | N / A for Pkg Type | -55 to 125 | CD4541BF3A | Samples | | CD4541BM | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4541BM | Samples | | CD4541BM96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | CD4541BM | Samples | | CD4541BME4 | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4541BM | Samples | | CD4541BMT | ACTIVE | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4541BM | Samples | | CD4541BMTG4 | ACTIVE | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4541BM | Samples | | CD4541BNSR | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4541B | Samples | | CD4541BNSRG4 | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4541B | Samples | | CD4541BPW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM541B | Samples | | CD4541BPWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | CM541B | Samples | | CD4541BPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM541B | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### PACKAGE OPTION ADDENDUM 10-Dec-2020 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4541B, CD4541B-MIL: Catalog: CD4541B Military: CD4541B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ### PACKAGE MATERIALS INFORMATION www.ti.com 17-Dec-2020 ### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | All difficusions are norminal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | CD4541BM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4541BM96 | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.1 | 8.0 | 16.0 | Q1 | | CD4541BMT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4541BNSR | so | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD4541BPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD4541BPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD4541BPWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 17-Dec-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4541BM96 | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | CD4541BM96 | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | CD4541BMT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 | | CD4541BNSR | SO | NS | 14 | 2000 | 853.0 | 449.0 | 35.0 | | CD4541BPWR | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | | CD4541BPWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | CD4541BPWRG4 | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | ### **MECHANICAL DATA** ### NS (R-PDSO-G\*\*) ## 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G ### **PACKAGE OUTLINE** CDIP - 5.08 mm max height CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remittedly sected with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ### D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated