SLCS119B - DECEMBER 1986 - REVISED DECEMBER 2006 - Very Low Power . . . 200 μW Typ at 5 V - Fast Response Time . . . 2.5 μs Typ With 5-mV Overdrive - Single Supply Operation: TLC139M . . . 4 V to 16 V TLC339M . . . 4 V to 16 V TLC339C . . . 3 V to 16 V TLC339I . . . 3 V to 16 V - High Input Impedance . . . $10^{12} \Omega$ Typ - Input Offset Voltage Change at Worst Case Input at Condition Typically 0.23 μV/Month Including the First 30 Days - On-Chip ESD Protection #### description The TLC139/TLC339 consists of four independent differential-voltage comparators designed to operate from a single supply. It is functionally similar to the LM139/LM339 family but uses 1/20th the power for similar response times. The open-drain MOS output stage interfaces to a variety of leads and supplies, as well as wired logic functions. For a similar device with a push-pull output configuration, see the TLC3704 data sheet. The Texas Instruments LinCMOS™ process offers superior analog performance to standard CMOS processes. Along with the standard CMOS advantages of low power without sacrificing speed, high input impedance, and low bias currents, the LinCMOS™ process offers extremely stable input offset voltages, even with differential input stresses of several volts. This characteristic makes it possible to build reliable CMOS comparators. ## D, J, N, OR PW PACKAGE (TOP VIEW) NC - No internal connection #### symbol (each comparator) #### **AVAILABLE OPTIONS** | | ,, | | | PACKAGE | | | |----------------|-----------------------------------|-------------------------|----------------------|--------------------|--------------------|---------------| | TA | V <sub>IO</sub><br>max AT<br>25°C | SMALL<br>OUTLINE<br>(D) | CHIP CARRIER<br>(FK) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(P) | TSSOP<br>(PW) | | 0°C to 70°C | 5 mV | TLC339CD | _ | _ | TLC339CN | TLC339CPW | | -40°C to 85°C | 5 mV | TLC339ID | _ | | TLC339IN | TLC339IPW | | -40°C to 125°C | 5 mV | TLC339QD | _ | _ | TLC339QN | _ | | -55°C to 125°C | 5 mV | TLC339MD | TLC139MFK | TLC139MJ | TLC339MN | _ | The D and PW packages are available taped and reeled. Add the suffix R to the device type (e.g., TLC339CDR or TLC339CPWR). LinCMOS is a trademark of Texas Instruments Incorporated #### description (continued) The TLC139M and TLC339M are characterized for operation over the full military temperature range of −55°C to 125°C. The TLC339C is characterized for operation over the commercial temperature range of 0°C to 70°C. The TLC339I is characterized for operation over the industrial temperature range of −40°C to 85°C. The TLC339Q is characterized for operation over the extended industrial temperature range of −40°C to 125°C. #### output schematic #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>DD</sub> (see Note 1) | ±18 V | |---------------------------------------------------------------------------|------------------------------| | Input voltage range, V <sub>I</sub> | | | Output voltage range, V <sub>O</sub> | 0.3 V to V <sub>DD</sub> | | Input current, I <sub>I</sub> | ±5 mA | | Output current, I <sub>O</sub> (each output) | | | Total supply current into V <sub>DD</sub> | 40 mA | | Total current out of GND | 60 mA | | Continuous total dissipation | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> : TLC139M | 55°C to 125°C | | TLC339C | 0°C to 70°C | | TLC339I | 40°C to 85°C | | TLC339M | 55°C to 125°C | | TLC339Q | | | Storage temperature range | −65°C to 150°C | | Case temperature for 60 seconds: FK package | 260°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or N pack | kage 260°C | | Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package | 300°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values, except differential voltages, are with respect to network ground. - 2. Differential voltages are at IN+ with respect to IN -. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D | 950 mW | 7.6 mW/°C | 608 mW | 494 mW | 190 mW | | FK | 1375 mW | 11.0 mW/°C | 880 mW | 715 mW | 275 mW | | J | 1375 mW | 11.0 mW/°C | 880 mW | 715 mW | 275 mW | | N | 1150 mW | 9.2 mW/°C | 736 mW | 598 mW | 230 mW | | PW | 700 mW | 5.6 mW/°C | 448 mW | 364 mW | 140 mW | ## recommended operating conditions | | TLC | 139M, T | LC339M | UNIT | |--------------------------------------------|---------------------------------------------------|---------|-----------------------|------| | | TLC139M, TLC339M MIN NOM MAX 4 5 16 | MAX | ONII | | | Supply voltage, V <sub>DD</sub> | 4 | 5 | 16 | V | | Common-mode input voltage, V <sub>IC</sub> | 0 | | V <sub>DD</sub> - 1.5 | V | | Low-level output current, I <sub>OL</sub> | | | 20 | mA | | Operating free-air temperature, TA | -55 | | 125 | °C | # electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) | | PARAMETER | TEST OF | NDITIONET | т. | TLC139N | I, TLC33 | 39M | UNIT | |------------------|-----------------------------------|------------------------------------------------------------------|-------------------------|-------------------|-------------------------------|----------|-----|------| | | PARAIVIE I ER | IEST CC | ONDITIONS† | TA | MIN | TYP | MAX | UNII | | | | | 51/1 401/ | 25°C | | 1.4 | 5 | | | VIO | Input offset voltage | V <sub>IC</sub> = V <sub>ICR</sub> min,<br>See Note 3 | $V_{DD}$ = 5 V to 10 V, | -55°C to<br>125°C | | | 10 | mV | | | l | V -05V | | 25°C | | 1 | | pА | | lio | Input offset current | V <sub>IC</sub> = 2.5 V | V <sub>IC</sub> = 2.5 V | | | | 15 | nA | | | Invest Ideas are not | | | 25°C | | 5 | | pА | | IB | Input bias current | V <sub>IC</sub> = 2.5 V | | 125°C | | | 30 | nA | | | Common-mode input | | | 25°C | 0 to<br>V <sub>DD</sub> = 1 | | | ., | | VICR | voltage range | | | -55°C to<br>125°C | 0 to<br>V <sub>DD</sub> = 1.5 | | | V | | | | nmon-mode rejection ratio V <sub>IC</sub> = V <sub>ICR</sub> min | | 25°C | | 84 | | | | CMRR | Common-mode rejection ratio | | | 125°C | | 84 | | dB | | | | | −55°C | | 84 | | | | | | | | | 25°C | | 85 | | | | k <sub>SVR</sub> | Supply-voltage rejection ratio | V <sub>DD</sub> = 5 V to 10 V | | 125°C | | 84 | | dB | | | | | | −55°C | | 84 | | | | 1/2 | Law lawal autout waltana | \\\ 4\\\ | la. = C == A | 25°C | | 300 | 400 | \/ | | VOL | Low-level output voltage | V <sub>ID</sub> = -1 V, | I <sub>OL</sub> = 6 mA | 125°C | | | 800 | mV | | | LP-b level extend exceed | V - 4V | )/ <b>5</b> )/ | 25°C | | 0.8 | 40 | nA | | Іон | High-level output current | V <sub>ID</sub> = -1 V, | V <sub>O</sub> = 5 V | 125°C | | | 1 | μΑ | | | Supply current (four | | | 25°C | | 44 | 80 | | | IDD | Supply current (four comparators) | Outputs low, | No load | −55°C to<br>125°C | | | 175 | μА | <sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 3: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-k $\Omega$ load to VDD. ## TLC139, TLC339, TLC339Q LinCMOS™ MICROPOWER QUAD COMPARATORS #### recommended operating conditions | | | TLC33 | TLC339C | | | |-----------------------------------------------|------|-------|----------------------|------|--| | | MIN | NOM | MAX | UNIT | | | Supply voltage, V <sub>DD</sub> | 3 | 5 | 16 | V | | | Common-mode input voltage, V <sub>IC</sub> | -0.2 | | V <sub>DD</sub> -1.5 | V | | | Low-level output current, I <sub>OL</sub> | | 8 | 20 | mA | | | Operating free-air temperature,T <sub>A</sub> | 0 | | 70 | °C | | # electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) | | PARAMETER | TEST 001 | TEST CONDITIONS† | | TLC339C | | | UNIT | | | |-----------------|--------------------------------|-----------------------------------------|--------------------------------|-------------|-------------------------------|-----|-----|------|--|--| | | PARAMETER | IEST CO | NUITIONST | TA | MIN | TYP | MAX | UNII | | | | | lanut offest veltere | V <sub>IC</sub> = V <sub>ICR</sub> min, | V <sub>DD</sub> = 5 V to 10 V, | 25°C | | 1.4 | 5 | \/ | | | | V <sub>IO</sub> | Input offset voltage | See Note 3 | | 0°C to 70°C | | | 6.5 | mV | | | | | land affect and accomment | N 0.5.V | | 25°C | | 1 | | pА | | | | lio | Input offset current | V <sub>IC</sub> = 2.5 V | | 70°C | | | 0.3 | nA | | | | | | ., 0.5., | | 25°C | | 5 | | pА | | | | IB | Input bias current | V <sub>IC</sub> = 2.5 V | | 70°C | | | 0.6 | nA | | | | VICR | Common-mode input | | | 25°C | 0 to<br>V <sub>DD</sub> -1 | | | ., | | | | | voltage range | | | 0°C to 70°C | 0 to<br>V <sub>DD</sub> = 1.5 | | | V | | | | | | V <sub>IC</sub> = V <sub>ICR</sub> min | | 25°C | | 84 | | | | | | CMRR | Common-mode rejection ratio | | | 70°C | | 84 | | dB | | | | | Tatio | | | 0°C | | 84 | | | | | | | | | | 25°C | | 85 | | | | | | ksvr | Supply-voltage rejection ratio | V <sub>DD</sub> = 5 V to 10 V | | 70°C | | 85 | | dB | | | | | Tatio | | | 0°C | | 85 | | | | | | | Law law Law tau tau tau liana | V - 437 | | 25°C | | 300 | 400 | >/ | | | | VOL | Low-level output voltage | V <sub>ID</sub> = -1 V, | $I_{OL} = 6 \text{ mA}$ | 70°C | | | 650 | mV | | | | | I link level extend even of | V 4V | | 25°C | | 0.8 | 40 | nA | | | | ЮН | High-level output current | V <sub>ID</sub> = -1 V, | V <sub>O</sub> = 5 V | 70°C | | | 1 | μΑ | | | | Inn | Supply current (four | Outroute leve Nie leed | | 25°C | | 44 | 80 | | | | | IDD | comparators) | Outputs low, | No load | 0°C to 70°C | | | 100 | μА | | | <sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 4: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-kΩ load to VDD. ## recommended operating conditions | | | TLC339I | | | | |--------------------------------------------|------|---------|----------------------|------|--| | | MIN | NOM | MAX | UNIT | | | Supply voltage, V <sub>DD</sub> | 3 | 5 | 16 | V | | | Common-mode input voltage, V <sub>IC</sub> | -0.2 | | V <sub>DD</sub> -1.5 | V | | | Low-level output current, I <sub>OL</sub> | | 8 | 20 | mA | | | Operating free-air temperature,TA | 0 | | 70 | °C | | # electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) | | PARAMETER | TEOT 04 | ANDITIONOT | т. | TLC339I | | | LIMIT | | |-----------------|--------------------------------|-----------------------------------------|--------------------------------|---------------|-------------------------------|-----|-----|-------|--| | | PARAMETER | l EST CO | ONDITIONST | TA | MIN | TYP | MAX | UNIT | | | ., | land affect with an | V <sub>IC</sub> = V <sub>ICR</sub> min, | V <sub>DD</sub> = 5 V to 10 V, | 25°C | | 1.4 | 5 | \/ | | | V <sub>IO</sub> | Input offset voltage | See Note 3 | | -40°C to 85°C | | | 7 | mV | | | 1 . | land to ffe at a company | N - 05 W | | 25°C | | 1 | | pА | | | ΙO | Input offset current | V <sub>IC</sub> = 2.5 V | | 85°C | | | 1 | nA | | | | | V 0.5.V | | 25°C | | 5 | | pА | | | ΙΒ | Input bias current | V <sub>IC</sub> = 2.5 V | IC = 2.5 V | | | | 2 | nA | | | VICR | Common-mode input | | | 25°C | 0 to<br>V <sub>DD</sub> -1 | | | | | | | voltage range | | | -40°C to 85°C | 0 to<br>V <sub>DD</sub> = 1.5 | | | V | | | | | V <sub>IC</sub> = V <sub>ICR</sub> min | | 25°C | | 84 | | | | | CMRR | Common-mode rejection ratio | | | 85°C | | 84 | | dB | | | | ratio | | | -40°C | | 84 | | | | | | | | | 25°C | | 85 | | | | | ksvr | Supply-voltage rejection ratio | $V_{DD} = 5 \text{ V to } 10 \text{ V}$ | V <sub>DD</sub> = 5 V to 10 V | | | 85 | | dB | | | | ratio | | | −40°C | | 84 | | 1 | | | Mari | | V 4V | La C A | 25°C | | 300 | 400 | \/ | | | VOL | Low-level output voltage | $V_{ID} = -1 V$ , | $I_{OL} = 6 \text{ mA}$ | 85°C | | | 700 | mV | | | 1 | I Bala Javas Laudaud aversat | N 4N | V 5 V | 25°C | | 0.8 | 40 | nA | | | ІОН | High-level output current | $V_{ID} = -1 V$ , | V <sub>O</sub> = 5 V | 85°C | | | 1 | μΑ | | | loo | Supply current (four | Outrate law No local | | 25°C | | 44 | 80 | | | | IDD | comparators) | Outputs low, | No load | -40°C to 85°C | | | 125 | μΑ | | <sup>&</sup>lt;sup>†</sup>All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 3: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-k $\Omega$ load to VDD. ## TLC139, TLC339, TLC339Q LinCMOS™ MICROPOWER QUAD COMPARATORS #### recommended operating conditions | | | TLC339 | Q | UNIT | |-----------------------------------------------|------|-------------|----------------------|------| | | MIN | MIN NOM MAX | | | | Supply voltage, V <sub>DD</sub> | 4 | 5 | 16 | V | | Common-mode input voltage, V <sub>IC</sub> | 0 | | V <sub>DD</sub> -1.5 | V | | Low-level output current, I <sub>OL</sub> | | | 20 | mA | | Operating free-air temperature,T <sub>A</sub> | - 40 | | 125 | °C | # electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) | | PARAMETER | TEAT 001 | unizionet | т. | TLO | C339Q | | LINUT | | |------|--------------------------------|-----------------------------------------------------|--------------------------------|----------------|-------------------------------|-------|-----|-------|--| | | PARAWETER | IEST CO | NDITIONS† | TA | MIN | TYP | MAX | UNIT | | | | l | V <sub>IC</sub> = V <sub>ICR</sub> min, | V <sub>DD</sub> = 5 V to 10 V, | 25°C | | 1.4 | 5 | / | | | ViO | Input offset voltage | See Note 3 | | -40°C to 125°C | | | 10 | mV | | | | land the office of a common to | V 0.5.V | | 25°C | | 1 | | pА | | | lio | Input offset current | V <sub>IC</sub> = 2.5 V | | 125°C | | | 15 | nA | | | | land this are summed | V -05V | | 25°C | | 5 | | pA | | | IB | Input bias current | V <sub>IC</sub> = 2.5 V | | 125°C | | | 30 | nA | | | VICR | Common-mode input | | | 25°C | 0 to<br>V <sub>DD</sub> -1 | | | | | | | voltage range | | | -40°C to 125°C | 0 to<br>V <sub>DD</sub> = 1.5 | | | V | | | | | de rejection V <sub>IC</sub> = V <sub>ICR</sub> min | | 25°C | | 84 | | | | | CMRR | Common-mode rejection ratio | | | 125°C | | 84 | | dB | | | | Tatio | | | −40°C | | 84 | | | | | | | | | 25°C | | 85 | | | | | ksvr | Supply-voltage rejection ratio | V <sub>DD</sub> = 5 V to 10 V | | 125°C | | 84 | | dB | | | | ratio | | | -40°C | | 84 | | | | | V | Laur laural autout valta sa | \\\- = 4\\\ | I 6 m A | 25°C | | 300 | 400 | \ / | | | VOL | Low-level output voltage | V <sub>ID</sub> = −1 V, | I <sub>OL</sub> = 6 mA | 125°C | | | 800 | mV | | | 1 | High level output our | \\\- = -1\\\ | V F.V | 25°C | | 0.8 | 40 | nA | | | ІОН | High-level output current | V <sub>ID</sub> = −1 V, | V <sub>O</sub> = 5 V | 125°C | | | 1 | μΑ | | | loo | Supply current (four | y current (four Outputs low, No load | | 25°C | | 44 | 80 | | | | IDD | comparators) | Outputs low, | INO IOAU | -40°C to 125°C | | | 125 | μΑ | | <sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted. NOTE 4: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V with a 2.5-k $\Omega$ load to VDD. ## switching characteristics, $V_{DD}$ = 5 V, $T_A$ = 25°C (see Figure 3) | | PARAMETER | TEST CO | TLC139M, TLC339C<br>TLC339I, TLC339M<br>TLC339Q | | | UNIT | | |------------------|--------------------------------------------------|---------------------------------------|-------------------------------------------------|-----|------|------|----| | | | | | MIN | TYP | MAX | | | | | | Overdrive = 2 mV | | 4.5 | | | | | | | Overdrive = 5 mV | | 2.5 | | | | | Description delections levels bink autout | f = 10 kHz,<br>C <sub>L</sub> = 15 pF | Overdrive = 10 mV | | 1.7 | | μs | | <sup>t</sup> PLH | Propagation delay time, low-to-high output | | Overdrive = 20 mV | | 1.2 | | | | | | | Overdrive = 40 mV | | 1.0 | | | | | | V <sub>I</sub> = 1.4 V step at IN+ | | | 1.1 | | | | | | | Overdrive = 2 mV | | 3.6 | | | | | | | Overdrive = 5 mV | | 2.1 | | | | 1. | B | f = 10 kHz,<br>C <sub>I</sub> = 15 pF | Overdrive = 10 mV | | 1.3 | | | | t <sub>PHL</sub> | Propagation delay time, high-to-low level output | or lobi | Overdrive = 20 mV | | 0.85 | | μs | | | | | Overdrive = 40 mV | | 0.55 | | | | | | V <sub>I</sub> = 1.4 V step at II | 0.10 | | | | | | t <sub>THL</sub> | Transition time, high-to-low level output | f = 10 kHz,<br>C <sub>L</sub> = 15pF | Overdrive = 50 mV | | 20 | | ns | #### PARAMETER MEASUREMENT INFORMATION The TLC139 and TLC339 contain a digital output stage that, if held in the linear region of the transfer curve, can cause damage to the device. Conventional operational amplifier/comparator testing incorporates the use of a servo-loop that is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, the following alternatives for testing parameters such as input offset voltage, common-mode rejection, etc., are suggested. To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 1(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low. A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed as shown in Figure 1(b) for the V<sub>ICR</sub> test, rather than changing the input voltages, to provide greater accuracy. Figure 1. Method for Verifying That Input Offset Voltage Is Within Specified Limits #### PARAMETER MEASUREMENT INFORMATION A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal but opposite in polarity to the input offset voltage, the output changes state. Figure 2 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator into the linear region. The circuit consists of a switching mode servo loop in which U1A generates a triangular waveform of approximately 20-mV amplitude. U1B acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by U1C through the voltage divider formed by R9 and R10. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage. Voltage divider R9 and R10 provides a step-up of the input offset voltage by a factor of 100 to make measurement easier. The values of R5, R8, R9, and R10 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be 1% or lower. Figure 2. Circuit for Input Offset Voltage Measurement Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open socket leakage value can be subtracted from the measurement obtained, with a device in the socket to obtain the actual input current of the device. #### PARAMETER MEASUREMENT INFORMATION Propagation delay time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Propagation delay time, low-to-high-level output, is measured from the leading edge of the input pulse, while propagation delay time, high-to-low-level output, is measured from the trailing edge of the input pulse. Propagation delay time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 3, so that the circuit is just at the transition point. Then a low signal, for example 105-mV or 5-mV overdrive, causes the output to change state. NOTE A: CL includes probe and jig capacitance. Figure 3. Propagation Delay, Rise, and Fall Times Test Circuit and Voltage Waveforms ## TLC139, TLC339, TLC339Q LinCMOS™ MICROPOWER QUAD COMPARATORS #### TYPICAL CHARACTERISTICS #### **Table of Graphs** | | | | FIGURE | |------------------|-------------------------------------------------|---------------------------------------------------------|----------| | VIO | Input offset voltage | Distribution | 4 | | I <sub>IB</sub> | Input bias current | vs Free-air temperature | 5 | | CMRR | Common-mode rejection ratio | vs Free-air temperature | 6 | | ksvr | Supply-voltage rejection ratio | vs Free-air temperature | 7 | | ЮН | High-level output current | vs High-level output voltage<br>vs Free-air temperature | 8<br>9 | | VOL | Low-level output voltage | vs Low-level output current<br>vs Free-air temperature | 10<br>11 | | I <sub>DD</sub> | Supply current | vs Supply voltage<br>vs Free-air temperature | 12<br>13 | | <sup>t</sup> PLH | Low-to-high level output propagation delay time | vs Supply voltage | 14 | | tPHL | Low-to-high level output propagation delay time | vs Supply voltage | 15 | | | Overdrive voltage | vs Low-to-high-level output propagation delay time | 16 | | t <sub>f</sub> | Output fall time | vs Supply voltage | 17 | | · | Overdrive voltage | vs High-to-low-level output propagation delay time | 18 | #### TYPICAL CHARACTERISTICS† Figure 4 INPUT BIAS CURRENT vs FREE-AIR TEMPERATURE Figure 5 # SUPPLY-VOLTAGE REJECTION RATIO Figure 7 †Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. #### TYPICAL CHARACTERISTICS<sup>†</sup> # HIGH-LEVEL OUTPUT CURRENT vs FREE-AIR TEMPERATURE Figure 9 # LOW-LEVEL OUTPUT VOLTAGE vs Figure 11 <sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. #### TYPICAL CHARACTERISTICS† Figure 12 LOW-TO-HIGH-LEVEL **SUPPLY CURRENT** FREE-AIR TEMPERATURE 80 $V_{DD} = 5 V$ No Load 70 60 IDD - Supply Current - µA 50 **Outputs Low** 40 30 **Outputs High** 20 10 -75 -50 -25 25 50 75 100 125 TA - Free-Air Temperature - °C Figure 13 †Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. #### TYPICAL CHARACTERISTICS Figure 18 #### APPLICATION INFORMATION The inputs should always remain within the supply rails in order to avoid forward biasing the diodes in the electrostatic discharge (ESD) protection structure. If either input exceeds this range, the device is not damaged as long as the input current is limited to less than 5 mA. To maintain the expected output state, the inputs must remain within the common-mode range. For example, at 25°C with $V_{DD} = 5$ V, both inputs must remain between -0.2 V and 4 V to assure proper device operation. To assure reliable operation, the supply should be decoupled with a capacitor (0.1 $\mu$ F) positioned as close to the device as possible. The output and supply currents require close observation since the TLC139/TLC339 does not provide current protection. For example, each output can source or sink a maximum of 20 mA; however, the total current to ground has an absolute maximum of 60 mA. This prohibits sinking 20 mA from each of the four outputs simultaneously since the total current to ground would be 80 mA. The TLC139 and TLC339 have internal ESD-protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, exercise care when handling these devices as exposure to ESD may result in the degradation of the device parametric performance. **Table of Applications** | | FIGURE | |----------------------------------------------|--------| | Pulse-width-modulated motor speed controller | 19 | | Enhanced supply supervisor | 20 | | Two-phase nonoverlapping clock generator | 21 | NOTES: A. The recommended minimum capacitance is 10 µF to eliminate common ground switching noise. B. Select C1 for change in oscillator frequency. Figure 19. Pulse-Width-Modulated Motor Speed Controller #### TYPICAL APPLICATION DATA B. The value of C<sub>t</sub> determines the time delay of reset. Figure 20. Enhanced Supply Supervisor Figure 21. Two-Phase Nonoverlapping Clock Generator 13-Aug-2021 www.ti.com #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|-------------------------------|--------------|----------------------------------|---------| | 5962-87659022A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type -55 to 125 | | 5962-<br>87659022A<br>TLC139MFKB | Samples | | 5962-8765902CA | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8765902CA<br>TLC139MJB | Sample | | 5962-9555001NXD | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | QTLC139M | Sample | | 5962-9555001NXDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | QTLC139M | Sample | | TLC139MFKB | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | | 5962-<br>87659022A<br>TLC139MFKB | Sample | | TLC139MJB | ACTIVE | CDIP | J | 14 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | | 5962-8765902CA<br>TLC139MJB | Sample | | TLC339CD | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339C | Sample | | TLC339CDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339C | Sample | | TLC339CN | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | | TLC339CN | Sample | | TLC339CNSR | ACTIVE | so | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339 | Sample | | TLC339CPW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | P339 | Sample | | TLC339CPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | P339 | Sample | | TLC339CPWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | P339 | Sample | | TLC339ID | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339I | Sample | | TLC339IDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339I | Sample | | TLC339IDRG4 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339I | Sample | | TLC339IN | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | | TLC339IN | Sample | | TLC339IPW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339I | Sample | www.ti.com 13-Aug-2021 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TLC339IPWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | TLC339I | Samples | | TLC339MD | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TLC339M | Samples | | TLC339MDG4 | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TLC339M | Samples | | TLC339MDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TLC339M | Samples | | TLC339MDRG4 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TLC339M | Samples | | TLC339MN | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | TLC339MN | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. #### PACKAGE OPTION ADDENDUM www.ti.com 13-Aug-2021 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 5-Jan-2022 #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 5962-9555001NXDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC339CDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC339CNSR | so | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | TLC339CPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TLC339IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC339IPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TLC339MDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TLC339MDRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 5-Jan-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 5962-9555001NXDR | SOIC | D | 14 | 2500 | 350.0 | 350.0 | 43.0 | | TLC339CDR | SOIC | D | 14 | 2500 | 350.0 | 350.0 | 43.0 | | TLC339CNSR | so | NS | 14 | 2000 | 853.0 | 449.0 | 35.0 | | TLC339CPWR | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | | TLC339IDR | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | TLC339IPWR | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | | TLC339MDR | SOIC | D | 14 | 2500 | 350.0 | 350.0 | 43.0 | | TLC339MDRG4 | SOIC | D | 14 | 2500 | 350.0 | 350.0 | 43.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jan-2022 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-87659022A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | TLC139MFKB | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | TLC339CD | D | SOIC | 14 | 50 | 505.46 | 6.76 | 3810 | 4 | | TLC339CN | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | TLC339CPW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | TLC339CPWG4 | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | TLC339ID | D | SOIC | 14 | 50 | 507 | 8 | 3940 | 4.32 | | TLC339IN | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | TLC339IPW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | TLC339MD | D | SOIC | 14 | 50 | 505.46 | 6.76 | 3810 | 4 | | TLC339MDG4 | D | SOIC | 14 | 50 | 505.46 | 6.76 | 3810 | 4 | | TLC339MN | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G ## **PACKAGE OUTLINE** CDIP - 5.08 mm max height CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remittedly sected with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 #### **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ## 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## FK (S-CQCC-N\*\*) ## LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. MPORTANT NOTICE Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated